# FLASH MEMORY IN EMBEDDED SYSTEMS

# **SUBMITTED BY:**

POOJA B.E. 2<sup>nd</sup> year(COE) ROLL NO.100803069 Ph.no.9501216646



# **INDEX**

| TOPICS                                                | PAGE NO.              |
|-------------------------------------------------------|-----------------------|
| > <u>INTRODUCTION</u>                                 | <u>4</u>              |
| > ADVANTAGES                                          | <u>4</u>              |
| > EMERGENCE OF FLASH                                  | <u>4-5</u>            |
| > PRINCIPLES OF OPERATION                             | <u>5-6</u>            |
| > NOR FLASH                                           | <u>6</u>              |
| > NAND FLASH                                          | <u>7</u>              |
| > <u>LIMITATIONS</u>                                  | <u>8-9</u>            |
| > NOR MEMORIES                                        | <u>9</u>              |
| > NAND MEMORIES                                       | <u>9-10</u>           |
| > <u>DISTINCTION B/W NOR</u><br><u>AND NAND FLASH</u> | 9-13<br>GISTERED VEG  |
| > FLASH FILE SYSTEMS<br>> CAPACITY                    | REGISTERED OF VERSION |

> TRANFER RATES

12ADDS NO

12 ADDS INC EXWATERMARK & Drint-drives:

## > <u>APPLICATIONS IN EMBEDDED</u>

| <u>SYSTEMS</u>                        | <u>13-14</u> |
|---------------------------------------|--------------|
| • <u>SERIAL FLASH</u>                 |              |
| • <u>FIRMWARE STORAGE</u>             |              |
| • REPLACEMENT OF HARD DRIVES          |              |
|                                       |              |
| > <u>ADVANCES IN FLASH TECHNOLOGY</u> | <u>14-17</u> |
| • ISP VS IAP                          |              |
| • <u>SELF RECOVERY</u>                |              |
|                                       |              |
| > <u>USES IN SATELLITES</u>           | <u>17</u>    |
|                                       | 4.0          |
| > <u>SUMMARY</u>                      | <u>18</u>    |



# **INTRODUCTION**

Flash memory is a non-volatile computer memory that can be electrically erased and reprogrammed. It is a technology that is primarily used in memory cards and USB flash drives for general storage and transfer of data between computers and other digital products. It is a specific type of EEPROM (Electrically Erasable Programmable Read-Only Memory) that is erased and programmed in large blocks; in early flash the entire chip had to be erased at once. Flash memory costs far less than byte-programmable EEPROM and therefore has become the dominant technology wherever a significant amount of non-volatile, solid state storage is needed. Example applications include PDAs (personal digital assistants), laptop computers, digital audio players, digital cameras and mobile phones. It has also gained popularity in the game console market, where it is often used instead of EEPROMs or battery-powered SRAM for game save data.



chip on left is flash memory

Reference: http://en.wikipedia.org/wiki/Flash memory

# **ADVANTAGES**

Since flash memory is non-volatile

- no power is needed to maintain the information stored in the chip.
- In addition, flash memory offers fast read <u>access times</u> (although not as fast as volatile <u>DRAM</u> memory used for main memory in PCs)
- better kinetic shock resistance than <u>hard disks</u>. These characteristics explain the popularity of flash memory in portable devices.
- Another feature of flash memory is that when packaged in a memory care, it is enormously durable, being able to withstand intense pressure. Street temperature, and even immersion in water. [citation needed]
- Because erase cycles are slow, the large block sizes used in Remove the D give it a significant speed advantage over old-style EEPROM when writing large amounts of data.

  VERSION

**ADDS NO** 

WATERING CO

Reference: http://en.wikipedia.org/wiki/Flash memory

#### **EMERGENCE OF FLASH**

Intel saw the massive potential of the invention and introduced the first commercial NOR type flash chip in 1988. NOR-based flash has long erase and write times, but *provides full address and data buses, allowing <u>random access</u> to any memory location. This makes it a suitable replacement for older <u>ROM</u> chips, which are used to store program code that rarely needs to be updated, such as a computer's <u>BIOS</u> or the <u>firmware</u> of <u>settop boxes</u>. Its endurance is 10,000 to 1,000,000 erase cycles. It NOR-based flash was the basis of early flash-based removable media; <u>CompactFlash</u> was originally based on it, though later cards moved to less expensive NAND flash.* 

Toshiba announced NAND flash at the 1987 International Electron Devices Meeting. It has faster erase and write times, and requires a smaller chip area per cell, thus allowing greater storage densities and lower costs per bit than NOR flash; it also has up to ten times the endurance of NOR flash. However, the I/O interface of NAND flash does not provide a random-access external address bus. Rather, data must be read on a blockwise basis, with typical block sizes of hundreds to thousands of bits. This made NAND flash unsuitable as a drop-in replacement for program ROM since most microprocessors and microcontrollers required byte-level random access. In this regard NAND flash is similar to other secondary storage devices such as hard disks and optical media, and is thus very suitable for use in mass-storage devices such as memory cards. The first NAND-based removable media format was SmartMedia, and many others have followed, including MultiMediaCard, Secure Digital, Memory Stick and xD-Picture Card. A new generation of memory card formats, including RS-MMC, miniSD and microSD, and Intelligent Stick, feature extremely small form factors. For example, the microSD card has an area of just over 1.5 cm<sup>2</sup>, with a thickness of less than 1 mm; microSD capacities range from 64 MB to 16 GB, as of August 2009. [5] Reference: http://en.wikipedia.org/wiki/Flash memory

## **Principles of operation**

#### A flash memory cell.





Flash memory stores information in an array of memory cells made from floating-gate transistors. In traditional single-level cell (SLC) devices, each cell stores only one bit of information. Some newer flash memory, known as multi-level cell (MLC) devices, can store more than one bit per cell by choosing between multiple levels of electrical charge to apply to the floating gates of its cells.

The floating gate may be conductive (typically polysilicon in most kinds of Flash memory) or non-conductive (as in SONOS Flash memory). [6]

Reference: http://en.wikipedia.org/wiki/Flash memory

#### *NOR FLASH*



NOR flash memory wiring and structure on silicon

In NOR gate flash, each cell has one end connected directly to ground, and the other end connected directly to a bit line.

This arrangement is called "NOR flash" because it acts like a NOR gate: when one of the word lines is brought high, the corresponding storage transistor acts to pull the output bit line low.

Reference: http://en.wikipedia.org/wiki/Flash memory





A single-level NOR flash cell in its default state is logically equivalent to a binary "1" value, because current will flow through the channel under application of an appropriate voltage to the control gate. A NOR flash cell can be programmed, or set to a binary "0" value, by the following procedure:

- an elevated on-voltage (typically >5 V) is applied to the CG
- the channel is now turned on, so electrons can flow from the source to the drain (assuming an NMOS transistor)
- the source-drain current is sufficiently high to cause some high energy electrons to jump through the insulating layer onto the FG, via a process called <a href="https://hot-electroninjection">hot-electroninjection</a>

Reference: http://en.wikipedia.org/wiki/Flash memory

## **Erasing**



Erasing a NOR memory cell (setting it to logical 1), via quantum tunneling. To erase a NOR flash cell (resetting it to the "1" state), a large voltage *of the opposite polarity* is applied between the CG and source, pulling the electrons off the FG through quantum tunneling. Modern NOR flash memory chips are divided into erase segments (often called blocks or sectors). The erase operation can only be performed on a blockwise basis; all the cells in an erase segment must be erased together. Programming of NOR cells, however, can generally be performed one byte or word at a time. Reference: http://en.wikipedia.org/wiki/Flash memory

## NAND flash



NAND flash memory wiring and structure of Filesion

NAND flash also uses floating-gate transistors, but they are connected in a way that resembles a NAND gate: several transistors are connected in series and only if all words to the connected in series and only if all words to the connected in series and only if all words to the connected in series and only if all words to the connected in a way that resembles a NAND gate: several transistors are connected in a way that resembles a NAND gate: several transistors are connected in a way that the connecte

lines are pulled high (above the transistors'  $V_T$ ) is the bit line pulled low. These groups are then connected via some additional transistors to a NOR-style bit line array.

To read, most of the word lines are pulled up above the  $V_T$  of a programmed bit, while one of them is pulled up to just over the  $V_T$  of an erased bit. The series group will conduct (and pull the bit line low) if the selected bit has not been programmed.

NAND flash uses <u>tunnel injection</u> for writing and <u>tunnel release</u> for erasing. NAND flash memory forms the core of the removable <u>USB</u> storage devices known as <u>USB flash</u> <u>drives</u> and most <u>memory card</u> formats available today.

Reference: <a href="http://en.wikipedia.org/wiki/Flash\_memory">http://en.wikipedia.org/wiki/Flash\_memory</a>

## Limitations

## **Block erasure**

One limitation of flash memory is that although it can be read or programmed a byte or a word at a time in a random access fashion, it must be erased a "block" at a time. This generally sets all bits in the block to 1. Starting with a freshly erased block, any location within that block can be programmed. However, once a bit has been set to 0, only by erasing the entire block can it be changed back to 1. In other words, flash memory (specifically NOR flash) offers random-access read and programming operations, but cannot offer arbitrary random-access rewrite or erase operations. A location can, however, be rewritten as long as the new value's 0 bits are a superset of the over-written value's. For example, a nibble value may be erased to 1111, then written as 1110. Successive writes to that nibble can change it to 1010, then 0010, and finally 0000. Filesystems built on NOR flash make use of this capability to represent sector metadata. [citation needed]

Although data structures in flash memory cannot be updated in completely general ways, this allows members to be "removed" by marking them as invalid. This technique may need to be modified for <u>multi-level</u> devices, where one memory cell holds more than one bit

Reference: http://en.wikipedia.org/wiki/Flash memory

## Memory wear

Another limitation is that flash memory has a finite number of erase write cycles. Most commercially available flash products are guaranteed to withstart around 100,000 write-erase-cycles, before the wear begins to deteriorate the integrity of the store citation needed. The guaranteed cycle count may apply only to block zero (as is the case with 1807 NAND parts), or to all blocks (as in NOR). This effect is partially offset in some chips firmware or file system drivers by

ADDS NO

WATERMARK

- counting the writes and dynamically remapping blocks in order to spread write operations between sectors; this technique is called <u>wear levelling</u>.
- Another approach is to perform write verification and remapping to spare sectors in case of write failure, a technique called <u>Bad Block</u> Management (BBM).
- For portable consumer devices, these wearout management techniques typically
  extend the life of the flash memory beyond the life of the device itself, and some
  data loss may be acceptable in these applications.

For high reliability data storage, however, it is not advisable to use flash memory that would have to go through a large number of programming cycles. This limitation is meaningless for 'read-only' applications such as <u>thin clients</u> and <u>routers</u>, which are only programmed once or at most a few times during their lifetime.

Reference: http://en.wikipedia.org/wiki/Flash\_memory

#### Low-level access

The low-level interface to flash memory chips differs from those of other memory types such as <u>DRAM</u>, <u>ROM</u>, and <u>EEPROM</u>, which support bit-alterability (both zero to one and one to zero) and <u>random-access</u> via externally accessible <u>address buses</u>.

While NOR memory provides an external address bus for read and program operations (and thus supports random-access); unlocking and erasing NOR memory must proceed on a block-by-block basis. With NAND flash memory, read and programming operations must be performed page-at-a-time while unlocking and erasing must happen in blockwise fashion.

Reference: http://en.wikipedia.org/wiki/Flash memory

#### NOR memories

Reading from NOR flash is similar to reading from random-access memory, provided the address and data bus are mapped correctly. Because of this, most microprocessors can use NOR flash memory as execute in place (XIP) memory, meaning that programs stored in NOR flash can be executed directly without the need to first copy the program into RAM. NOR flash may be programmed in a random-access manner similar to reading. Programming changes bits from a logical one to a zero. Bits that are already zero are left unchanged. Erasure must happen a block at a time, and resets all the bits in the erased block back to one. Typical block sizes are 64, 128, or 256 KB.

Bad block management is a relatively new feature in NOR chips in older NOR devices not supporting bad block management, the software or device dever controlling the memory chip must correct for blocks that wear out, or the device will be seen with the software or device will be seen the software of th

Apart from being used as random-access ROM, NOR memories can also be used as storage devices by taking advantage of random-access programming. Some devices offer read-while-write functionality so that code continues to execute eventuality appointment.

erase operation is occurring in the background. For sequential data writes, NOR flash chips typically have slow write speeds compared with NAND flash. Reference: http://en.wikipedia.org/wiki/Flash memory

#### NAND memories

NAND flash architecture was introduced by <u>Toshiba</u> in 1989. These memories are accessed much like <u>block devices</u> such as <u>hard disks</u> or <u>memory cards</u>. Each block consists of a number of pages. The pages are typically 512<sup>[7]</sup> or 2,048 or 4,096 <u>bytes</u> in size. Associated with each page are a few bytes (typically 12–16 bytes) that should be used for storage of an <u>error detection and correction checksum</u>.

Typical block sizes include:

- 32 pages of 512 bytes each for a block size of 16 KB
- 64 pages of 2,048 bytes each for a block size of 128 KB
- 64 pages of 4,096 bytes each for a block size of 256 KB
- 128 pages of 4,096 bytes each for a block size of 512 KB

While reading and programming is performed on a page basis, erasure can only be performed on a block basis. Another limitation of NAND flash is data in a block can only be written sequentially. Number of Operations (NOPs) is the number of times the sectors can be programmed. So far this number for MLC flash is always one whereas for SLC flash it is four. [citation needed]

NAND devices also require <u>bad block management</u> by the device driver software, or by a separate controller chip. SD cards, for example, include controller circuitry to perform bad block management and <u>wear leveling</u>. When a logical block is accessed by high-level software, it is mapped to a physical block by the device driver or controller. A number of blocks on the flash chip may be set aside for storing mapping tables to deal with bad blocks, or the system may simply check each block at power-up to create a bad block map in RAM. The overall memory capacity gradually shrinks as more blocks are marked as bad.

When executing software from NAND memories, <u>virtual memory</u> strategies are often used: memory contents must first be <u>paged</u> or copied into memory-mapped RAM and executed there (leading to the common combination of NAND + RAM). A <u>memory management unit</u> (MMU) in the system is helpful, but this can also be accompassed with <u>overlays</u>. For this reason, some systems will use a combination of NAND memories, where a smaller NOR memory is used as software <u>RAM</u> and a larger NAND memory is partitioned with a <u>file system</u> for use as a notivolative day, <u>storage</u> area.

NAND is best suited to systems requiring high capacity data storage. This presides architecture offers higher densities and larger capacities at lower cost with faster erase, sequential write, and sequential read speeds, sacrificing the random-access and sequential place advantage of the NOR architecture.

Reference: http://en.wikipedia.org/wiki/Flash memory

## Distinction between NOR and NAND flash

NOR and NAND flash differ in two important ways:

- the connections of the individual memory cells are different
- the interface provided for reading and writing the memory is different (NOR allows random-access for reading, NAND allows only page access)

It is important to understand that these two are linked by the design choices made in the development of NAND flash. An important goal of NAND flash development was to reduce the chip area required to implement a given capacity of flash memory, and thereby to reduce cost per bit and increase maximum chip capacity so that flash memory could compete with magnetic storage devices like hard disks

When NOR flash was developed, it was envisioned as a more economical and conveniently rewritable ROM than contemporary EPROM, EAROM, and EEPROM memories. Thus random-access reading circuitry was necessary. However, it was expected that NOR flash ROM would be read much more often than written, so the write circuitry included was fairly slow and could only erase in a block-wise fashion; randomaccess write circuitry would add to the complexity and cost unnecessarily.

Because of the series connection and removal of wordline contacts, a large grid of NAND flash memory cells will occupy perhaps only 60% of the area of equivalent NOR cells [13] (assuming the same CMOS process resolution, e.g. 130 nm, 90 nm, 65 nm). NAND flash's designers realized that the area of a NAND chip, and thus the cost, could be further reduced by removing the external address and data bus circuitry. Instead, external devices could communicate with NAND flash via sequential-accessed command and data registers, which would internally retrieve and output the necessary data. This design

choice made random-access of NAND flash memory impossible, but the goal of NAND flash was to replace hard disks, not to replace ROMs. Reference: http://en.wikipedia.org/wiki/Flash memory

# Flash file systems Main article: Flash file system

Because of the particular characteristics of flash memory, it is because with either a controller to perform wear-levelling and error correction or spesifical file systems, which spread writes over the media and deal with the long NOR flash blocks. The basic concept behind flash file systems is: When the case to be updated, the file system will write a new copy of the changed data over to a fresh block, remap the file pointers, then erase the old block later when it has in the later when it has a late

WAIL.

Drint-driver.

In practice, flash file systems are only used for "Memory Technology Devices" ("MTD"), which are embedded flash memories that do not have a controller. Removable flash memory cards and USB flash drives have built-in controllers to perform wear-levelling and error correction so use of a specific flash file system does not add any benefit. These removable flash memory devices use the FAT file system to allow universal compatibility with computers, cameras, PDAs and other portable devices with memory card slots or ports.

Reference: http://en.wikipedia.org/wiki/Flash memory

## Capacity

Multiple chips are often arrayed to achieve higher capacities for use in consumer electronic devices such as <u>multimedia players</u> or <u>GPS</u>. The capacity of flash chips generally increases exponentially because they are manufactured with many of the same <u>integrated circuits</u> techniques and equipment.

Consumer flash drives typically have sizes measured in powers of two (e.g. 512  $\underline{\text{MB}}$ , 8 GB). [citation needed] This includes  $\underline{\text{SSDs}}$  as hard drive replacements, even though traditional hard drives tend to use decimal units. Thus, a 64 GB SSD is actually  $64 \times 1024^3$  bytes. In reality, most users will have slightly less capacity than this available, due to the space taken by filesystem metadata.

In 2005, <u>Toshiba</u> and <u>SanDisk</u> developed a <u>NAND</u> flash chip capable of storing 1 <u>GB</u> of data using <u>Multi-level Cell</u> (MLC) technology, capable of storing 2 bits of data per cell. In September 2005, <u>Samsung Electronics</u> announced that it had developed the world's first 2 GB chip. [14]

In March 2006, Samsung announced flash hard drives with a capacity of 4 GB, essentially the same order of magnitude as smaller laptop hard drives, and in September 2006, Samsung announced an 8 GB chip produced using a 40 <u>nanometer manufacturing process. [15]</u>

Reference: http://en.wikipedia.org/wiki/Flash memory

#### Transfer rates

Commonly advertised is the maximum read speed, NAND flash memory cards are much faster at reading than writing. As a chip gets worn out, its erase/program operations slow down considerably, requiring more retries and bad block remapping. Cansferring multiple small files, smaller than the chip specific block size, could lead to much lower rate. Access latency has an influence on performance but is less of an issue than with their hard drive counterpart.

The speed is sometimes quoted in MB/s (megabytes per second), or as what we do not a legacy single speed CD-ROM, such as 60x, 100x or 150x. Here 1x is equivalent to 150 kilobytes per second. For example, a 100x memory card gives 150 kB 

WATERMARK S

WATERMARK S

#### **Applications in embedded systems**

#### Serial flash

Serial flash is a small, low-power flash memory that uses a serial interface, typically <u>SPI</u>, for sequential data access. When incorporated into an <u>embedded system</u>, serial flash requires fewer wires on the <u>PCB</u> than parallel flash memories, since it transmits and receives data one bit at a time. This may permit a reduction in board space, power consumption, and total system cost.

There are several reasons why a serial device, with fewer external pins than a parallel device, can significantly reduce overall cost: Reference: http://en.wikipedia.org/wiki/Flash memory

#### Firmware storage

With the increasing speed of modern CPUs, parallel flash devices are often much slower than the memory bus of the computer they are connected to. Because of this, it is often desirable to <a href="mailto:shadow">shadow</a> code stored in flash into RAM; that is, the code is copied from flash into RAM before execution, so that the CPU may access it at full speed. Device <a href="mailto:firmware">firmware</a> may be stored in a serial flash device, and then copied into SDRAM or SRAM when the device is powered-up. <a href="mailto:list">[18]</a> Using an external serial flash device rather than on-chip flash removes the need for significant process compromise (a process that is good for high speed logic is generally not good for flash and vice-versa). Once it is decided to read the firmware in as one big block it is common to add compression to allow a smaller flash chip to be used. Typical applications for serial flash include storing firmware for <a href="mailto:harddrives">harddrives</a>, <a href="mailto:Ethemet">Ethemet</a> controllers, <a href="mailto:DSL modems">DSL modems</a>, <a href="mailto:wireless network devices">wireless network devices</a>, etc. Reference: <a href="http://en.wikipedia.org/wiki/Flash\_memory">http://en.wikipedia.org/wiki/Flash\_memory</a>

#### Flash memory as a replacement for hard drives

Main article: Solid-state drive

An obvious extension of flash memory would be as a replacement for <u>hard disks</u>. Flash memory does not have the mechanical limitations and latencies of hard drives, so the idea of a <u>solid-state drive</u>, or SSD, is attractive when considering speed, noise, power consumption, and reliability.

There remain some aspects of flash-based SSDs that make the idea matirative. Most important, the cost per gigabyte of flash memory remains significantly higher than that of platter-based hard drives. Although this ratio is decreasing rapid for flash memory, it is not yet clear that flash memory will catch up to the capacities and affordability offered by platter-based storage. Still, research and development is sufficiently vigorous that it is not clear that it will not happen, either.

There is also some concern that the finite number of erase/write cycles of the second would render flash memory unable to support an operating system. This seems to be a WATERWARK Second with the finite number of erase/write cycles of the second would render flash memory unable to support an operating system. This seems to be a water flash memory unable to support an operating system.

decreasing issue as warranties on flash-based SSDs are approaching those of current hard drives.  $\frac{[19][20]}{}$ 

As of May 24, 2006, South Korean consumer-electronics manufacturer Samsung Electronics had released the first flash-memory based PCs, the Q1-SSD and Q30-SSD, both of which have 32 GB SSDs. [21] Dell Computer introduced the Latitude D430 laptop with 32 GB flash-memory storage in July 2007—at a price significantly above a hard-drive equipped version. [citation needed]

At the <u>Las Vegas CES 2007</u> Summit <u>Taiwanese</u> memory company <u>A-DATA</u> showcased <u>SSD</u> hard disk drives based on Flash technology in capacities of 32 GB, 64 GB and 128 GB. [22] Sandisk announced an OEM 32 GB 1.8" SSD drive at CES 2007. [23] The <u>XO-1</u>, developed by the <u>One Laptop Per Child (OLPC)</u> association, uses flash memory rather than a hard drive. As of June 2007, a South Korean company called Mtron claims the fastest SSD with sequential read/write speeds of 100 MB/80 MB per second. [24]

Rather than entirely replacing the hard drive, hybrid techniques such as <a href="https://hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.com/hybrid.co

The <u>ASUS Eee PC</u> uses a flash-based SSD of 2 GB to 20 GB, depending on model. The <u>Apple Inc. Macbook Air</u> has the option to upgrade the standard hard drive to a 128 GB Solid State hard drive. The <u>Lenovo ThinkPad X300</u> also features a built-in 64 GB Solid State drive. **Reference:** http://en.wikipedia.org/wiki/Flash memory

#### ADVANCEMENTS IN FLASH TECHNOLOGY

Compared to the earlier implementations, today's Flash memories usually require less complex programming algorithms and they are now divided into several sectors. The benefit of having sectors is that the Flash memory is sectorerasable, meaning you can erase one sector at a time. In the past, erase commands erased the entire memory chip - therefore to keep a working copy of that data during run-time, an application required additional memory.

Since Flash memory is integrated on-chip with microcontrollers is usage became even easier. Having Flash memory and a microcontroller on the same chip opened up the opportunity to take advantage of the vaditional intelligence". With the 89C51Rx2 microcontrollers, Philips Semicroconsecutions intelligence of 8051 derivatives with on-chip Flash memory that take best advantage of having a combination of microcontroller and Flash memory of the chip. Philips did this by providing an additional ROM area containing code for handling the Flash programming. The code does not only provide for the chips to erase or program the Flash memory, it also provides boot code.

completely erased Flash, the chip can still execute this boot code and accept inputs via the serial port.

Being ROM, this code area is not erasable; applications can rely on it as always being there. It can be used for recovery of a system, by downloading new code into the Flash memory via the serial port. Because of this feature, this code is also referred to as "boot loader". Reference:

http://www.esacademy.com/faq/docs/flash/

#### ISP vs. IAP

When it comes to re-programming Flash memory that is soldered down to a PCB (either integrated into the microcontroller or external), there are two programming methods: ISP and IAP.

#### ISP: In-System Programming

ISP allows for re-programming of a Flash memory device while it is soldered into the target hardware. However, the application needs to be stopped during the re-programming process. Usually, ISP requires that a service technician manually starts the re-programming procedure by halting the application and setting it into a special boot and/or programming mode. Only after programming is completed, the application can be restarted.

In the Philips 89C51Rx2 series, ISP is implemented with the boot loader. The chip is set to ISP mode either by driving pin PSEN high externally right after a hardware reset or by software. When in ISP mode, the 89C51Rx2 accepts Flash-programming commands via the serial interface.

Reference: http://www.esacademy.com/faq/docs/flash/

#### IAP: In-Application Programming

IAP allows for re-programming of a Flash memory device while it is soldered into the target hardware and while the application code is running. With IAP it is possible to implement applications that can be re-programmed remove the need of a service technician to actually be present.

In general, IAP can always be realized with external F memory, where microcontroller and memory are separated component. This is true as long as there is some additional code memory available out which percentage can execute code, while the Flash memory is re-programmed.

With on-chip Flash, IAP is only possible if supported by the microcontroller. The Philips 89C51Rx2 parts support IAP also via the loader. The loader. The loader area by loader area by loader area by loader. The WATERMARK STATE CONTROL OF THE LOAD OF THE LOAD

registers R0, R1 and DPTR and then calling a specific address in the boot loader. To make these functions easier to use, the *Embedded Systems*\*\*Academy\* provides a C library supporting all boot loader functions. This allows erasing and programming directly from the C level, simply by calling C functions. Reference: http://www.esacademy.com/faq/docs/flash/

# Self recovery

For any system using Flash memory, the worst-case scenario includes a system failure, crash or power outage, while the Flash is being erased or reprogrammed.

For some applications, a recovery via ISP might be acceptable. A service technician capable of doing the recovery manually might be at hand. However, it's easy to imagine that in truly remote systems (for example marine buoys), a more sophisticated self-recovery mechanism, not involving any person, is more desirable.

As an example, let's assume we have a network of buoys covering an ocean and collecting data. Each buoy can send and receive data via radio. After a year, the project team working on the data realizes that they can optimize their research with a few modifications to the code executed in the controllers in the buoys.

When uploading new code, the system should be stable enough to recover by itself, even if the system has a reset (or power failure) just right after erasing the Flash memory. Sending a maintenance crew to the buoy might take weeks and cost a significant amount of money.

To ensure the recovery, it's vital to any application that the code starting at the reset vector (starting at location 0) never gets erased or re-programmed. Furthermore, all the code essential to the application must also be in code areas that never get erased. As a minimum, this must include all the code handling the IAP part of the program. In our case, that also includes all the radio communication routines.

In addition, routines are needed that can detect and decide if the the re-programmable part of the application actually containing the or call to these program areas should surely only be executed after ensuring that real code is at the expected location.

One way to implement this is using checksums. If expressed segment and a first that can be modified / re-programmed by the application has a predefined checksum (which can be achieved by adding fill-by as that ensure a certain checksum), then the code testing routine only need to calculate and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of water and patch the checksum to decide if a piece of code is valid or no Depending on the level of the checksum to the checks

security needed, several checksums can be



For our example with the buoys, the entire re-programming procedure could work as follows: The controller receives the radio command to erase the Flash memory with the data collection routines. It does execute the command, but never touches the reset sector. It now receives the new code via radio and programs it into the Flash memory.

In the worst case, the system has a malfunction right now, before the programming is complete. Let's assume the system restarts after a while: the code in the reset sector is still present and executes. It recognizes a checksum failure in the code sector handling the data collection. Using the radio link it transmits this status and waits to receive new re-programming commands.

Reference: http://www.esacademy.com/faq/docs/flash/

# **USES IN SATELLITES**

 Being reprogrammable and having a large no. of write cycles, flash memory can be used in satellites for data transmission easily and at a rapid speed.

 A combination of NOR and NAND flash memory can চুহ্ন ভাষ্টি ক্রিটিনির allows easy access to data stored and NAND provided large amount of space for data storage.

• Self recovery is another important feature that wakes flash of creat use in satellite systems as if a satellite gets out of reaction of creat contact with the ground station, the data can be recovered without any loss. Same can be done if a satellite crashes during raunch.

- and thus decreases parts count of embedded applications in satellites.
- Flash memory requires less power and is less costly as compared to EEPROM, hence it is a better choice for data storage and transmission in satellites.

#### **Summary**

Flash technology is constantly changing, providing faster program and erase cycles, a bigger number of guaranteed erase and re-program cycles and longer data retention. Flash technology put on-chip with microcontrollers has now reached the point, where the in-application usability greatly improved.

In the past, storing of configuration data that stays available after a power-down and power-up cycle required an additional EEPROM or other storage device. Today, this functionality can be provided by on-chip Flash, further decreasing the parts count of embedded applications: an additional external EEPROM or SRAM might not be required anymore.

